Slide 1 Slide 2 Slide 3 Slide 4 Slide 5 Slide 6 Slide 7 Slide 8 Slide 9 Slide 10 Product List Associated Content
Slide7

In some designs, where the on-chip oscillator in the SoC/MCU can be disabled but needs to run at Vdd >1.8 V, the VOH and VOL levels are equivalent to LVCMOS levels and the reduced swing configuration will not work. However, power savings can still be realized from using SiTime oscillators as these oscillators require lower quiescent currents during sleep mode compared to on-chip oscillators, and the higher accuracy of SiT15xx devices enables longer sleep cycles. The lower quiescent current benefit can be achieved by ordering the DCC configuration where D indicates DC coupled, the first C indicates the VOH level (which in this case is LVCMOS rail voltage) and the second C indicates the VOL level (which is LVCMOS ground level).

PTM Published on: 2017-03-10